# Si-Photonics-Based Layer-to-Layer Coupler Toward 3D Optical Interconnection\*

Nobuhiko NISHIYAMA<sup>†a)</sup>, Senior Member, JoonHyun KANG<sup>†\*\*</sup>, Yuki KUNO<sup>†\*\*\*</sup>, Kazuto ITOH<sup>†\*\*\*\*</sup>, Nonmembers, Yuki ATSUMI<sup>†\*\*\*\*\*</sup>, Tomohiro AMEMIYA<sup>†</sup>, Members, and Shigehisa ARAI<sup>†</sup>, Fellow

**SUMMARY** To realize three-dimensional (3D) optical interconnection on large-scale integration (LSI) circuits, layer-to-layer couplers based on Si-photonics platform were reviewed. In terms of optical cross talk, more than 1  $\mu$ m layer distance is required for 3D interconnection. To meet this requirement for the layer-to-layer optical coupler, we proposed two types of couplers: a pair of grating couplers with metal mirrors for multi-layer distance coupling and taper-type directional couplers for neighboring layer distance coupling. Both structures produced a high coupling efficiency with relatively compact (~100  $\mu$ m) device sizes with a complementary metal oxide semiconductor (CMOS) compatible fabrication process.

key words: Si photonics, 3D optical interconnection, layer-to-layer coupler, grating

## 1. Introduction

Recent progress in computing technologies has gradually changed people's daily lives, such as Internet of Things (IoT) and artificial intelligence (AI). These computing technologies rely on high-end large-scale computing systems in super computers or data centers. To enhance computing speed, optical interconnections have recently become important to ensure large enough I/O bandwidths, essential for parallel computing. Therefore, modern data centers have installed optical interconnections between centers, racks, and boards. Furthermore, in state-of-the-art super computers, attempts have been made to install the optical interconnection even inside the boards. Ultimately, optical interconnection on electrical large-scale integration (LSI) circuits should be the target to enhance computing speed. To realize such on-chip interconnections, we proposed semiconductor membrane InP-based photonic integrated circuits (PICs) and demonstrated low threshold and high efficiency lasers on an Si substrate [1]–[4].

We also proposed to integrate an amorphous-silicon (a-Si) layer on conventional crystalline-silicon (c-Si) to realize three-dimensional (3D) stacks [5]. In fact, recent electrical LSIs have multi (~10) electrical wiring layers on a comple-

\*\* Presently, with the KIST, Seoul, 02792 Korea.

mentary metal oxide semiconductor (CMOS) layer. Therefore, we believed it was a natural progression to develop 3D stacks, even for PICs. Figure 1 shows the image of a 3D opto-electronic integrated-circuit (3D-OEIC) drawn in our internal proposal when we started the project 10 years ago. Optical transaction, optical I/O, and light source layers (in the InP-based membrane PICs) were placed on the electrical transaction layers, including the CMOS transistors. Except for the top light source layer, all other layers consisted of Si or Si-based materials. If this type of OEIC chip could be realized, the signal transaction speed by one single chip, as well as parallel computing, would be significantly enhanced, since there would be essentially no limitation in the wiring bandwidth.

Moreover, this 3D stack technology can be used to reduce the footprint of photonic modules, especially when multiplexing transmission systems, such as wavelength division multiplexing (WDM), are used. Usually, the sizes of multiplexers or demultiplexers are large. If these large components can be stacked vertically the total size of the circuits can be reduced [6].

To realize these 3D stacks of photonic layers on CMOS circuits, process compatibility is very important. One way to ensure this compatibility is by using bonding methods after a separate fabrication process for each stacked wafer. Another simple way is by direct stacks using deposition methods. However, there is the limitation of process temperature. Since the thermal tolerance of the CMOS layer is usually less than 400°C, we cannot deposit c-Si, which requires a much higher temperature, on the CMOS layer. In contrast, the deposition temperature of a-Si is ~300°C. Therefore, multiple stacking of photonic layers with an a-Si core is well suited for 3D optical interconnection. In Sect. 2, the





Copyright © 2018 The Institute of Electronics, Information and Communication Engineers

Manuscript received November 13, 2017.

Manuscript revised February 15, 2018.

<sup>\*</sup>This is a review article.

 $<sup>^{\</sup>dagger} The authors are with Tokyo Institute of Technology, Tokyo, 152–8550 Japan.$ 

<sup>\*\*\*</sup>Presently, with the Santec Corp, Komaki-shi, 485-0802 Japan.

<sup>\*\*\*\*\*</sup>Presently, with the Sony Corp, Tokyo, 108–0075 Japan.

<sup>\*\*\*\*\*</sup> Presently, with the AIST, Tsukuba-shi, 305-8561 Japan.

a) E-mail: nishiyama@ee.e.titech.ac.jp

DOI: 10.1587/transele.E101.C.501



**Fig.2** Optical crosstalk between two Si core layers after propagation in  $100 \,\mu\text{m}$  length waveguides as a function of layer distance [8].

basic characteristics of such a-Si stacking is described.

Coupling the signal between layers is also a critical issue to be solved for realizing 3D optical interconnection. If the interlayer thickness between the layers is relatively thin (< few hundred nm), a simple directional coupler type device with linear taper structure is sufficient [7]. However, such small interlayer thickness produces unwanted signal crosstalk between layers. Our calculation shows the interlayer thickness of cladding material (usually SiO<sub>2</sub>) between layers should be more than 1  $\mu$ m to suppress the crosstalk to less than -30 dB as shown in Fig. 2 [8] To achieve signal coupling with a relatively thick interlayer thickness, several proposals were demonstrated [9], [10]. We proposed two types of couplers. The first is a grating-type coupler, that achieved several- $\mu$ m distance coupling; e.g. from the 1<sup>st</sup> to the 3<sup>rd</sup> layer coupling. The other is a directional couplertype structure with double or curved-shape tapers for neighboring layer coupling. The characteristics of these couplers are reviewed in Sects. 3 and 4.

## 2. Basic Characteristics of a-Si:H Layer for 3D Stack

As mentioned in Sect. 1, a-Si is a core material for 3D stacks in optical interconnections. To reduce the material loss of the a-Si, we used a hydrogenated a-Si (a-Si:H) structure using plasma enhanced chemical vapor deposition (PECVD). The material gases were  $SiH_4$  and Ar. The RF (13.56 MHz) power of the plasma was 100 W and the chamber pressure was 30 Pa. The chamber temperature was set to 300°C. For the 3D optical interconnection, the fabrication process was as follows: First, SiO<sub>2</sub> was deposited by PECVD for the bottom cladding layer. Then, the a-Si:H layer with a thickness of 220 nm was deposited, under the aforementioned conditions. The waveguide patterns were exposed by electron-beam lithography, followed by Si etching using CF<sub>4</sub> inductively-coupled-plasma reactive-ion-etching (ICP-RIE). Again, SiO<sub>2</sub> was deposited as a cladding layer between the core layers. However, after the deposition, the surface did not have a flat surface. Therefore, chemical mechanical polishing (CMP) was carried out. After CMP, the



surface roughness (root-mean-square: RMS) was ~0.31-0.39 nm. Then, another a-Si layer was deposited and the process continued until the desired number of layers was obtained. By introducing CMP process, the film quality of a-Si might be concerned since the film quality of a-Si is sensitive to the film condition of the underneath layer. To check this, we carried out ellipsometry measurements. Figures 3(b) and 3(c) show the refractive index and absorption spectra of a-Si. The three lines in the figures correspond to the different samples, a-Si on the SiO<sub>2</sub>/Si substrate, a-Si on the SiO<sub>2</sub>/SOI substrate, and a-Si on the SiO<sub>2</sub>/a-Si/SiO<sub>2</sub>/Si substrate as shown in Fig. 3(a). For the latter two samples, CMP was carried out before the a-Si:H deposition. No difference was observed in the material properties even after the CMP process. The material absorption at a wavelength of 1.55  $\mu$ m was negligible. Using this process, the transmission loss of the Si-waveguides as a function of layer number was measured. The size of the Si-waveguide cores was 500

nm x 220 nm and the interlayer thickness between the a-Si cores was 1  $\mu$ m. In this experiment, c-Si was used for the first layer and a-Si:H was used for second and third layers. The observed transmission losses of the first, second, and third layers were 1.2, 3.8, and 3.7 dB/cm, respectively. Although some degradation was observed, a relatively low transmission loss was achieved for stacks up to 3-layers.

## 3. Grating Coupler with Metal Mirrors

In this section, grating-type layer-to-layer couplers are reviewed. As mentioned in Sect. 1, the layer-to-layer distance should be at least 1  $\mu$ m. Changing the light propagation direction to upward/downward using a grating is an effective way to couple light over large distances. By introducing a pair of grating couplers, the light signal can move from one layer to another. Figures 4(a) and 4(b) show the images of the grating-type layer-to-layer couplers. Two kinds of couplers were demonstrated. One had a pair of gratings (Fig. 4(a)) [8], [11]. The other had a pair of grating swith metal mirrors at the bottom and top of the grating couplers (Fig. 4(b)] [12], [13].

The fabrication process was essentially the same as that explained in Sect. 2. For the case with metal mirrors, the metallization process by electron-beam evaporation was also performed. In our experiment, gold was used for the mirror material due to equipment limitations. However, Aluminum is also suitable (almost same coupling performance can be achievable according to our calculation) and is commonly used in CMOS processes. To control the SiO<sub>2</sub> thickness by CMP, *ex-situ* thickness monitor measurements were used. Figure 5 shows a scanning electron microscope (SEM) image of the coupler with metal mirrors. The thickness targets for the mirror-to-Si core and core-to-core were



**Fig. 4** Grating-type layer-to-layer couplers [8], [11]–[13].

800 and 1000 nm, respectively. The thickness error was as small as 10 nm. Figure 6 shows the transmittance spectra of the grating coupler with and without metal mirrors. The grating structure consisted of the period of 640 nm with 50% duty cycle, the repetition of 20 times, and the waveguide width of 5  $\mu$ m. The TE-polarized light was input from the 1st layer and the output light from the 2nd layer was observed. It clearly showed a higher coupling efficiency of 83% for the device with metal mirrors, compared with an efficiency of 22% for the device without the metal mirror. For the one with metal mirrors, the output light power from the 1<sup>st</sup> layer was under the measurement limit. Without the metal mirror, the light from the grating radiated equally both upward and downward, and only half of the radiated power was captured. By introducing the metal mirrors, the downward radiated power was reflected. If the thickness between the mirror and the core coincided for the in-phase condition, the amount of upward optical power was enhanced. Figure 7 shows the intensity profiles of the upward radiated light of the grating for different thicknesses of the mirror and core  $D_{\rm M}$ . With a thickness of 800 nm, there was a threefold increase in the intensity compared with that without mirror.



Fig. 5 SEM image of the fabricated coupler [12].



**Fig. 6** Transmittance spectra of the fabricated coupler. The red and blue points are the devices with and without metal mirrors, respectively [12].



**Fig.7** Calculated intensity profiles of the upward radiated light from the grating. z is the position along the waveguide light propagation direction. The origin of z is the position of the first grating trench.



**Fig.8** Eye diagram under 50 Gbps data transmission through the fabricated grating coupler with metal mirrors [12].



**Fig.9** Change in transmission distance with the coupling efficiency for uniform (blue) and apodized (red) gratings [14].

For a thickness of 1100 nm, the intensity decreased due to the out-of-phase condition. This parameter was most sensitive for coupling efficiency. Other parameters such as the alignment between the couplers had wider tolerance. Detailed information about design and tolerance is in our previous publication Ref. [13].

Figure 8 shows the eye diagram under 50 Gbps data transmission through the grating coupler with metal mirrors. We could not observe any degradation after the transmission. Although this grating coupler pair with uniform grating duty ratio achieved a high coupling efficiency for a given thickness, it was strongly dependent on the transmission distance, as shown in Fig. 9. This is because the profile of the radiated power was not symmetric and the profiles of the



**Fig. 10** Calculated intensity profiles of radiated light from S(z) and S'(z) of the bottom and top gratings, respectively. z is the position along the waveguide light propagation direction.



Fig. 11 Leakage factor at each position of the grating (red) and the calculated intensity profile from the designed apodized grating (blue). z is the position along the waveguide light propagation direction.

bottom and top gratings were not equal, as shown in Fig. 10 (the lines of S(z) and S'(z) uniform). This can be solved by introducing apodization of the grating duty to control the leakage factor at each position of the grating. By adjusting the duty ratio at each position as shown in Fig. 11, the radiation intensity profile was tuned. After adjusting the profile, the radiation profiles of the bottom and top gratings were well matched as shown in Fig. 10 (the lines of S(z) and S'(z)apodized), resulting in a coupling efficiency with almost no dependence on the transmission distance [14].

These results indicated several-µm transmission was possible using the apodized structure. Therefore, direct layer-to-layer coupling with jumping several layers can be possible.

### 4. Directional Coupler with Complex Taper Structure

If the signals transmit only to neighboring layers, a much simpler structure can be used; a directional coupler structure with tapers. The layer-to-layer directional coupler with linear tapers were demonstrated with an interlayer thickness of 200 nm [7]. However, as mentioned before, at least 1  $\mu$ m was needed to reduce unwanted crosstalk. By introduc-



Fig. 12 Schematic structure of a directional coupler with double taper.



Fig. 13 Optical mode field at the same position (120  $\mu$ m from the start point of the tapers) for conventional and double taper structures under same the taper length design.

ing the linear taper structure for such a thickness, the length of the coupler becomes cm-order. In contrast, a double taper structure was proposed to reduce the length, as shown in Fig. 12 [15]. The taper was divided into two sections. One had a steep slope angle and the width of the waveguide was varied from 500 to 200 nm for c-Si and 250 nm for a-Si:H. In this section, the size of the optical mode was rapidly widened while maintaining an adiabatic coupling condition. The other section had a moderate slope angle. Optical coupling occurred mainly in this section. Figure 13 shows the comparison of the optical mode field size at the same position for conventional linear and double taper structures. A larger field size was clearly observed for the double taper structure. For a total length of 190  $\mu$ m, a coupling efficiency of 96% was achieved in the theoretical calculation for the TE-mode light. Figure 14 shows a SEM image of the fabricated double taper structure. The fabrication process was the same as the aforementioned description. Although a combination of c-Si and a-Si:H was used in this experiment, other combinations are possible, such as a-Si:H/



**Fig. 14** SEM image of the center of the fabricated couplers with a double taper structure.



Fig. 15 Transmittance through the fabricated Si waveguides and couplers as a function of number of couplers. The Interlayer distance was  $\sim 1 \,\mu m$ .

a-Si:H and c-Si/InP membrane. The coupling efficiency was estimated using measurements of the transmittance of couplers by changing the number of couplers that light experiences. The TE-mode light was input to waveguides with different numbers of the couplers. The coupling efficiency was derived from the slope of the fitting curve of transmittance as a function of the number of couplers. A coupling efficiency of 0.59 dB/coupler (87%) was obtained from the results shown in Fig. 15. Please note the value contained the insertion loss of the coupler itself. This value was slightly lower than that of the theoretical calculation and the reason for this is the topic of future research. A similar structure could be also designed for the TM-mode. The alignment tolerance was much wider than the accuracy of conventional stepper (< 50 nm) used in CMOS fabrication process. More detailed information about design and tolerance is in our previous publication Ref. [15].

For a further reduction of the coupler size, a directional coupler with curved taper structure was proposed [16]. Figure 16 shows the structure of the proposed coupler. The shape of the tapers was determined by the function  $\sqrt{z}$ ,

506



Fig. 16 Schematic structure of a directional coupler with curved tapers [16].



**Fig. 17** Coupling efficiency for various t values as a function of total taper length [16].



**Fig. 18** Intensity profile of the coupler with a taper shape of t = 7.

where z is the position along waveguide propagation direction and t is the order of the root. If t equals 1, the shape is linear. Figure 17 shows the calculated coupling efficiency for various values of t as a function of total taper length L, with an interlayer thickness D of 1  $\mu$ m. For t values of 7 or 10, a high coupling efficiency (98%) was achieved with taper lengths of 90 and 60  $\mu$ m, respectively. Please note the fabrication tolerance was low for the case of t = 10. To achieve > 80% coupling, less than 40 and 20 nm accuracies were needed for the widths of the waveguide, for the cases of t = 7 and t = 10, respectively. Figure 18 shows the intensity profile along the propagation direction for the case of t = 7. A smooth transition was observed without scattering or reflection. By introducing this structure, a 1/100 size reduction was possible compared with the conventional linear taper structure for a 1- $\mu$ m interlayer thickness.

## 5. Conclusion

Structure and characteristics of several types of layer-tolayer couplers were reviewed for 3D optical interconnections on a Si-platform. A CMOS compatible fabrication process with low loss a-Si:H and chemical mechanical polishing were used to produce the photonic layer stack with a relatively low transmission loss. For layer-to-layer couplers, a pair of grating couplers with metal mirrors for multi-layer jumping coupling and a directional coupler with taper structure for the neighboring layer coupling were proposed. A coupling efficiency of > 80% for the fabricated devices with interlayer thicknesses of 1  $\mu$ m was demonstrated. We believe this technology shows great potential for the future of 3D high density optical interconnections.

## Acknowledgments

The authors would like to thank Profs. S. Akiba, T. Mizumoto, M. Asada, Y. Miyamoto, M. Watanabe, S. Suzuki, and Y. Shoji of the Tokyo Institute of Technology for their fruitful discussions. This work was supported by JSPS KAKENHI (Grant Numbers #15H05763, #16H06082, and #17H03247); by the New Energy and Industrial Technology Development Organization (NEDO).

#### References

- S. Arai, N. Nishiyama, T. Maruyama, and T. Okumura, "GaInAsP/InP membrane lasers for optical interconnects," IEEE J. Sel. Topics Quantum Electron., vol.17, no.5, pp.1381–1389, Sep./Oct. 2011. DOI: 10.1109/JSTQE.2011.2128859
- [2] T. Hiratani, T. Shindo, K. Doi, Y. Atsuji, D. Inoue, T. Amemiya, N. Nishyama, and S. Arai., "Energy Cost Analysis of Membrane Distributed-Reflector Lasers for On-Chip Optical Interconnects," IEEE J. Sel. Topics Quantum Electron., vol.21, no.6, pp.1503410-1– 1503410-10, Nov./Dec. 2015. DOI: 10.1109/JSTQE.2015.2456334
- [3] D. Inoue, T. Hiratani, K. Fukuda, T. Tomiyasu, Z. Gu, T. Amemiya, N. Nishiyama, and S. Arai, "Integrated optical link on Si substrate using membrane distributed-feedback laser and p-i-n photodiode," IEEE J. Sel. Topics Quantum Electron., vol.23, no.6, pp.3700208-1–3700208-8, July 2017. DOI: 10.1109/JSTQE.2017.2716184
- [4] T. Hiratani, D. Inoue, T. Tomiyasu, K. Fukuda, T. Amemiya, N. Nishiyama, and S. Arai, "High efficiency operation of membrane distributed-reflector lasers on silicon substrate," IEEE J. Sel. Topics Quantum Electron., vol.23, no.6, pp.3700108-1–3700108-8, July 2017. DOI: 10.1109/JSTQE.2017.2704289
- [5] J. Kang, Y. Atsumi, M. Oda, T. Amemiya, N. Nishiyama, and S.

Arai, "Low-loss Amorphous Silicon Multilayer Waveguides Vertically Stacked on Silicon-on-Insulator Substrate," Jpn. J. Appl. Phys., vol.50, no.12, pp.120208-1–120208-3, Nov. 2011. DOI: 10.1143/JJAP.50.120208

- [6] K. Itoh, Y. Kuno, Y. Hayashi, J. Suzuki, N. Hojo, T. Amemiya, N. Nishiyama, and S. Arai, "Crystalline/Amorphous Si Integrated Optical Couplers for 2D/3D Interconnection," IEEE J. Sel. Top. Quantum Electron., vol.22, no.6, pp.4403209-1–4403209-9, Nov./Dec. 2016. DOI: 10.1109/JSTQE.2016.2566263
- [7] R. Sun, M. Beals, A. Pomerene, J. Cheng, C.-Y. Hong, L. Kimerling, and J. Michel, "Impedance matching vertical optical waveguide couplers for dense high index contrast circuits," Opt. Express, vol.16, no.16, pp.11682–11690, 2008. DOI: 0.1364/OE.16.011682
- [8] J. Kang, N. Nishiyama, Y. Atsumi, T. Amemiya, and S. Arai, "Multistacked silicon wire waveguides and couplers toward 3D optical interconnects," Proc. SPIE, vol.8630, pp.863008–863012, 2013.
- [9] J.T. Bessette and D. Ahn, "Vertically stacked microring waveguides for coupling between multiple photonic planes," Optics Express, vol.21, pp.13580–13591, 2013. DOI:10.1364/OE.21.013580
- [10] R. Takei, Y. Maegami, E. Omoda, Y. Sakakibara, M. Mori, and T. Kamei, "Low-loss and low wavelength-dependence vertical interlayer transition for 3D silicon photonics," Opt. Express, vol.23, no.14, pp.18602–18610, 2015. DOI:10.1364/OE.23.018602
- [11] J. Kang, Y. Atsumi, M. Oda, T. Amemiya, N. Nishiyama, and S. Arai, "Layer-to-Layer Grating Coupler based on Hydrogenated Amorphous Silicon (a-Si:H) for 3D Optical Circuits," Jpn. J. Appl. Phys., vol.51, no.12, pp.120203-1–120203-3, Nov. 2012. DOI: 10.1143/JJAP.51.120203
- [12] J. Kang, Y. Atsumi, Y. Hayashi, J. Suzuki, Y. Kuno, T. Amemiya, N. Nishiyama, and S. Arai, "50 Gbps data transmission through amorphous silicon interlayer grating couplers with metal mirrors," Appl. Phys. Express, vol.7, no.3, pp.032202-1–032202-3, Feb. 2014. DOI: 10.7567/APEX.7.032202
- [13] J. Kang, Y. Atsumi, Y. Hayashi, J. Suzuki, Y. Kuno, T. Amemiya, N. Nishiyama, and S. Arai, "Amorphous-Silicon Inter-Layer Grating Couplers with Metal Mirrors toward 3D Interconnection," J. Sel. Top. Quantum Electron., vol.20, no.4, pp.8202308-1–8202308-6, July-Aug. 2014. DOI: 10.1109/JSTQE.2014.2300058
- [14] Y. Kuno, J. Kang, Y. Hayashi, J. Suzuki, T. Amemiya, N. Nishiyama, and S. Arai, "Design of apodized hydrogenated amorphous silicon grating couplers with metal mirrors for inter-layer signal coupling: Toward three-dimensional optical interconnection," Japanese J. Applied Physics, vol.54, no.4S, pp.04DG04-1–04DG04-6, June 2014. DOI: 10.7567/JJAP.54.04DG04
- [15] K. Itoh, Y. Hayashi, J. Suzuki, T. Amemiya, N. Nishiyama, and S. Arai, "Double Taper Interlayer Transition Coupler for 3D Optical Interconnection with Heterogeneous Material Stacking," The 48th Solid State Devices and Materials (SSDM 2016), no.C-1-02, Sept. 2016.
- [16] K. Itoh, N. Nishiyama, Y. Hayashi, J. Suzuki, T. Amemiya, and S. Arai, "Design of curved taper interlayer coupler for multilayered photonic integrated circuits," 2017 autumn JSAP annual meeting, 6a-C13-7, Sept. 2017 (in Japanese).



**Nobuhiko Nishiyama** was born in Yamaguchi Prefecture, Japan, in 1974. He received the B.E., M.E., and Ph.D. degrees from the Tokyo Institute of Technology, Japan, in 1997, 1999, and 2001, respectively. During his Ph.D. work, he demonstrated single-mode 0.98and 1.1- $\mu$ m VCSEL arrays with stable polarization using misoriented substrates for high-speed optical networks and MOCVD-grown GaInNAs VCSELs. He joined Corning, Inc., New York, in 2001, and worked with the Semiconductor

Technology Research Group. At Corning, he worked on several subjects, including short-wavelength lasers, 1060-nm DFB/DBR lasers, and longwavelength InP-based VCSELs. Since 2006, he has been an Associate Professor with the Tokyo Institute of Technology. His current main interests include transistor lasers, silicon photonics, III–V silicon hybrid optical devices, and terahertz–optical signal conversions involving optics– electronics–radio integration circuits. Dr. Nishiyama is a member of the Japan Society of Applied Physics (JSAP), IEEE and IEICE. He was the recipient of the Excellent Paper Award from the Institute of Electronics, Information and Communication Engineers (IEICE) of Japan in 2001, the Young Scientists' Prize of the Commendation for Science and Technology from the Minister of Education, Culture, Sports, Science and Technology in 2009, and the Ichimura Prize in Science for Distinguished Achievement in 2016.



**JoonHyun Kang** was born in Seoul, Korea, in 1986. He received the B.E., M.E., and Ph.D. degrees in Electrical and Electronic Engineering from the Tokyo Institute of Technology, Japan, in 2010, 2012 and 2014, respectively. He is currently working at the Nanophotonics Research Center, Korea Institute of Science and Technology. His current research interests are the development of semiconductor lasers and their applications.







**Kazuto Itoh** was born in Tokyo, Japan, in 1991. He received the B.E. and M.E. degrees in Electrical and Electronic Engineering from the Tokyo Institute of Technology, Japan, in 2015. During his M.E. work, he focused on c-Si/a-Si:H mixed optical circuits. He is currently working in Sony, Japan.



Yuki Atsumi received the B.E., M.E., and Ph.D. degrees in Electrical and Electronic Engineering from Tokyo Institute of Technology, Japan, in 2009, 2011, and 2013, respectively. During his Ph.D. work, he demonstrated athermal photonic integrated devices on a silicon platform incorporating Benzocyclobutene (BCB) polymer. He joined the National Institute of Advanced Industrial Science and Technology (AIST) in 2014. His current research interests include silicon photonic devices integrated with

heterogeneous materials and nanostructure fabrication. Dr. Atsumi is a member of the Japan Society of Applied Physics, IEICE, and IEEE Photonics Society.



**Tomohiro Amemiya** received B.S. and Ph.D. degrees in Electronic Engineering from the University of Tokyo, Japan, in 2004 and 2009, respectively. In 2009, he moved to the Quantum Electronics Research Center (QNERC), Tokyo Institute of Technology, where he is currently an Assistant Professor. His research interests are in the physics of semiconductor light-controlling devices, metamaterials for optical frequencies, magneto-optical devices, and the technologies for fabricating

these devices. Dr. Amemiya is a member of the Optical Society of America, the American Physical Society, and the Japan Society of Applied Physics. He was the recipient of the 2007 IEEE Photonics Society Annual Student Paper Award, the 2008 IEEE Photonics Society Graduate Student Fellowship, and the 2012 Konica Minolta Imaging Award.



**Shigehisa Arai** was born in Kanagawa Prefecture, Japan, in 1953. He received the B.E., M.E., and D.E. degrees in Electronics from the Tokyo Institute of Technology, Japan, in 1977, 1979, and 1982, respectively. During his Ph.D. work, he demonstrated roomtemperature CW operation of  $1.11-1.67-\mu m$ long-wavelength lasers fabricated by liquidphase epitaxy as well as their single-mode operation under rapid direct modulation. He joined the Department of Physical Electronics, Tokyo

Institute of Technology, as a Research Associate in 1982, and worked with AT&T Bell Laboratories, Holmdel, NJ, as a Visiting Researcher from 1983 to 1984, on leave from the Tokyo Institute of Technology. He then became a Lecturer in 1984, an Associate Professor in 1987, and a Professor with the Research Center for Quantum Effect Electronics and Department of Electrical and Electronic Engineering in 1994. Since 2004, he has been a Professor with the Quantum Nanoelectronics Research Center (QNERC), Tokyo Institute of Technology. His research interests include photonic integrated devices such as dynamic single-mode and wavelengthtunable semiconductor lasers, semiconductor optical amplifiers, and optical switches/modulators. His current research interests include studies on low-damage and cost-effective processing technologies of ultrafine structures for high-performance lasers and photonic integrated circuits on silicon platforms. Dr. Arai is a Member of the IEICE and the Optical Society of America (OSA) and a Fellow of the Institute of Electrical and Electronics Engineers (IEEE) and the Japan Society of Applied Physics (JSAP). He received an Excellent Paper Award from the IEICE of Japan in 1988; the Michael Lunn Memorial Award from the Conference on Indium Phosphide and Related Materials (IPRM) in 2000; prizes in the field of science and technology including a Commendation for Science and Technology from the Minister of Education, Culture, Sports, Science and Technology in 2008; and an Electronics Society Award and Achievement Award from the IEICE in 2008 and 2011, respectively.